بسم الله الرحمن الرحيم



Faculty of Engineering
Computer and Systems Engineering Department

CSE 211 [Spring 2022] Introduction to Embedded Systems

## SHEET 2



Q2. Translate the below C code for counting the number of occurrence of ones in RO into ARM assembly code assuming that the initial value of r0=0x00AA, using the registers indicated by the variable names.

```
r3 = 1;

r1 = 0;

while (r3 != 0) {

   if ((r0 & r3) != 0) {

      r1 = r1 + 1;

   }

   r3 = r3 + r3;

}
```

- Q3. Explain what an ARM processor accomplishes in terms of accessing and changing its registers when it executes a BEQ instruction.
- Q4. Translate the below C code into ARM assembly code, using the registers indicated by the variable names. The C code presumes that r0 holds the address of the first entry of an array of integer values, and r1 indicates how many elements the array holds; the code removes all adjacent duplicates from the array.

```
r3 = 1;

for (r2 = 1; r2 < r1; r2++) {

   if (r0[r2] != r0[r2 - 1]) {

      r0[r3] = r0[r2];

      r3 += 1;

   }

}

r1 = r3;
```

Mov 
$$R3$$
,  $\times 1$ ;  $R_3 = 1$ 

MoV R1, \* 0; R1=0

 $QooP : CMP R3, \times 0 ; is (R3 = = 0)?$ 

BEQ EXIL

ANDS RO, RO, R3; of tex Setting RO Compare it With Zero flag

; REQ out from if

ADDNE R1, R1, \*1; in ase Condition is true execute ADDNE

; Out from if

Exit:

Q<sup>c</sup> . Explain what an ARM processor accomplishes in terms of accessing and changing its registers when it executes a BEQ instruction.

It looks at the Z flag to see whether the Z flag is 0 or 1. If the Z flag is 1, then it changes R15 (the program counter) to the address named within the instruction. If the Z flag is 0, then R15 will be increased by 4 (so that the next instruction executed is the next instruction after the BEQ instruction).

SEQ loop;

if 
$$Z-fla$$

Check  $Z-flag$  if

 $Z = 1 \rightarrow means = 9ual$  ::  $R15[Pc] = 1$ 

::  $R15[Pc] \rightarrow 90 + 0 + 000P$ 

if 
$$Z-flag=0$$
 , means not equal

: R15 [PC] → 'Il execute next instruction
PC+4

```
Q4. Translate the below C code into ARM assembly code, using the registers indicated by the variable
                   names. The C code presumes that r0 holds the address of the first entry of an array of integer values, and r1)
                   indicates how many elements the array holds; the code removes all adjacent duplicates from the array.
Vo→ base register
      for array
                                 r3 = 1;
                                 for (r2 = 1; r2 < r1; r2++) {
11- no of array elements
                                      if (r0[r2] != r0[r2 - 1]) {
                                            r0[r3] = r0[r2];
                                            r3 += 1;
                                 r1 = r3;
             MoV RS, X1
              Mov R2, *1
              MOV R1, *Array size
Loop:
              CMP R2, R1
              BGE Done 3 if R2>R1 → get out from loop
            LDR R4, [RO, RZ, LSL XZ]
             ; Rystemporary (RUpobase + R2 (offset) x4
              Sub R5, R2, ×1; R5 is an offset refer to element of array
                                   ; before element pointed to by RZ
            LDR R5, [RO, R5, LSL * 27
             أنا كده جبت العدمو اللي في الروم المدين و العنصر اللي قبل عملول عشائه أقارنه بيدهم و له
             CMP R5, R4; is (R5 = = R4)?
             BEQ Outfronif ; check z-flag if "1" go to out from if
            Suffix Rismits le le le que ale el sate BEQ vilermontes
goshuil pre de STRNE R9, TRO, R3, LSL 2
          ADDME R3, R3, **1
              STR R4, [RO, R3, LSL *2]
```

outfromis: B loop

Done: Mov R1, R3



Q5. Translate the below C fragment into an equivalent ARM assembly language program, using registers corresponding to the variable names. Assume r0 and r1 hold signed values.

```
r2 = 0;
while (r1 != 0) {
    if ((r1 & 1) != 0) {
        r2 += r0;
    }
    r0 <<= 1;
    r1 >>= 1;
}
while (1); // halting loop
```

Q6. For the below ARM assembly code, trace the values that will be placed into the registers R4, R5, and R6. By tracing, you are expected to write the values of the mentioned registers after the execution of each instruction.

| R4 | R5 | R6 |
|----|----|----|
| 7  | 4  | 4  |
| 11 | 7  | 3  |
| 18 | 11 | 2  |
| 29 | 18 | 1  |
| 47 | 29 | 0  |
|    |    |    |

again

MOV R4, #7

MOV R5, #4

MOV R6, #4

MOV R7, R4 R7= R4

ADD R4, R5, R4 R4= R4+ R5

MOV R5, R7 R5= R7

SUBS R6, R6, #1 R6= R6-1

BNE again



Q5. Translate the below C fragment into an equivalent ARM assembly language program, using registers corresponding to the variable names. Assume r0 and r1 hold signed values.

| check          |        | r2 = 0; while $(r1 = 0)$                                     |
|----------------|--------|--------------------------------------------------------------|
| check<br>lect. | anno t | if ((r1 & 1) != 0) {                                         |
|                |        | }                                                            |
|                |        | r2 += r0; } r0 <<= 1; r1 >>= 1; } while (1); // halting loop |
|                |        | <pre>while (1); // halting loop</pre>                        |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |
|                |        |                                                              |